FPGA视频处理算法模块设计与实现视频教程

正文概述 云码哥   2021-04-10   1.64K

FPGA视频处理算法模块设计与实现视频教程

这门课程是关于在FPGA上实现不同的视频处理算法的。我们在高级综合[HLS]上实现该算法,用图像输入对其进行仿真,从HLS生成和导出IP。HLS IP与必要的视频处理管道[模块设计]集成在一起,并在FPGA器件上实现。

我们在HLS上有“实施Sobel边缘检测,膨胀,直方图均衡,快速角样算法”,然后是FPGA。为了在FPGA上调试算法,我们初始化了测试模式生成器[TPG] IP和视频DMA [VDMA],以便在处理系统的参与下处理DDR上的图像流。

完成本课程后,您将能够:

利用HLS视频处理库,在HLS上实现并模拟不同的OpenCV算法

将HLS IP与视频处理管线与TPG和VDMA集成在一起,并在FPGA器件上实现。

在HLS上实现XfOpenCV [SDSoC]库以实现计算机视觉

将OpenCV算法迁移到XfOpenCV

 

This Course is on implementing different Video Processing algorithm on FPGA. We implement the algorithm on High Level Synthesis [HLS], simulate it with the image input, generate & export IP from the HLS. The HLS IP is integrated with the necessary video processing pipeline [block design] and implemented on the FPGA Device.

We have “Implemented Sobel Edge Detection, Dilation, Histogram Equalize, Fast Corner like algorithm” on HLS and then FPGA. For the debugging the algorithm on the FPGA, we have initialized the Test Pattern Generator [TPG] IP and Video DMA [VDMA] for processing the image streams on the DDR with the Processing System involvement.

After Completing this course you will be able to:

Utilized the HLS Video Processing Library and Implement as well as Simulate different OpenCV Algorithm on HLS

Integrating the HLS IP with Video Processing Pipeline with TPG and VDMA and Implementing on the FPGA Device.

Implementing the XfOpenCV [SDSoC] Library on HLS for Computer Vision

Migrating the OpenCV algorithm into XfOpenCV

 

MP4 | Video: h264, 1280×720 | Audio: AAC, 44100 Hz
Language: English | Size: 2.66 GB | Duration: 4h 21m

What you’ll learn
Implement different Computer Vision algorithm for Video Processing
Creating IP from the VIVADO High Level Synthesis
IP integration and configuration with Xilinx VIVADO
Xilinx SDK Application Development
Migrating the OpenCV algorithm on XfOpenCV
Simulating & Generating XfOpenCV codes in the VIVADO HLS
Integrating TPG, VDMA and Writing application for this blocks
Requirements
Basics of FPGA Design
High Level Synthesis Basics
PC with installed VIVADO, HLS and SDK [we will also show the steps for installation] Description

 

Who this course is for:
Electrical Engineering Enthusiast
Computer Science Enthusiast
FPGA Design Professional
Enthusiast of FPGA Design

本站大部分资源收集于网络以及网友投稿,本不保证资源的完整性以及安全性,请下载后自行测试。
本站资源仅供下载者学习技术,版权归资源原作者所有,请在下载后24小时之内自觉删除。
本站资源仅供下载者学习IT编程开发技术,请遵守国家法律法规,严禁用于非法用途。
若作商业用途,请购买正版,由于未及时购买正版发生的侵权行为,与本站无关。
如您是版权方,本站源码有侵犯到您的权益,请邮件联系331752841@qq.com 删除,我们将及时处理!

发表评论